Verification Continuum<sup>TM</sup>

# VC Formal Signoff Methodology Guide

Version T-2022.06-SP1, September 2022



# **Copyright Notice and Proprietary Information**

© 2022 Synopsys, Inc. All rights reserved. This software and documentation contain confidential and proprietary information that is the property of Synopsys, Inc. The software and documentation are furnished under a license agreement and may be used or copied only in accordance with the terms of the license agreement. No part of the software and documentation may be reproduced, transmitted, or translated, in any form or by any means, electronic, mechanical, manual, optical, or otherwise, without prior written permission of Synopsys, Inc., or as expressly provided by the license agreement.

### **Destination Control Statement**

All technical data contained in this publication is subject to the export control laws of the United States of America. Disclosure to nationals of other countries contrary to United States law is prohibited. It is the reader's responsibility to determine the applicable regulations and to comply with them.

### **Disclaimer**

SYNOPSYS, INC., AND ITS LICENSORS MAKE NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS MATERIAL, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE.

#### **Trademarks**

Synopsys and certain Synopsys product names are trademarks of Synopsys, as set forth at http://www.synopsys.com/Company/Pages/Trademarks.aspx.

All other product or company names may be trademarks of their respective owners.

# Free and Open-Source Software Licensing Notices

If applicable, Free and Open-Source Software (FOSS) licensing notices are available in the product installation.

# **Third-Party Links**

Any links to third-party websites included in this document are for your convenience only. Synopsys does not endorse and is not responsible for such websites and their practices, including privacy practices, availability, and content.

www.synopsys.com

# **1** Contents

| Chapter 1 Contents                                                                                                       | .3  |
|--------------------------------------------------------------------------------------------------------------------------|-----|
| Chapter 2 Introduction  2.1 Stages of Formal Signoff  2.2 Prerequisites for Formal Signoff  2.3 Goals for Formal Signoff | .5  |
| Chapter 3 Recommended Formal Signoff Setup Options                                                                       | .7  |
| Chapter 4 Over-constraint Analysis 4.1 Performing Over-constraint Analysis                                               |     |
| Chapter 5 COI (Property Density) Analysis                                                                                |     |
| Chapter 6 Formal Core Analysis                                                                                           |     |
| Chapter 7 FTA (Formal Testbench Analyzer)                                                                                |     |
| Chapter 8 Formal Signoff Dashboard                                                                                       |     |
| Chapter 9 Resources and References                                                                                       | .37 |

# 2 Introduction

The VC Formal signoff methodology guide is intended to help navigate through the complex world of FPV signoff. The document outlines the best practices one should follow for a successful FPV signoff. It also provides performance considerations and identifies common pitfalls (challenges) one can encounter with corresponding solutions and workarounds.

For more details on the features and command options described in this document, refer to the *VC Formal User Guide* and *VC Static Command Reference Guide* available with VC Formal release or on SolvNet.

See section Resources and References for more information on the available VC Formal documentation.

# 2.1 Stages of Formal Signoff

Formal signoff is the process of gathering data about the Formal Property Verification (FPV) to determine whether the verification of a block or project is complete. The signoff process provides a step-by-step approach to try and answer the question "are we done?" with the verification of the block or project. Similar to code coverage or functional coverage metrics which are required for simulation-based verification signoff, formal verification requires a different set of tools and metrics for formal signoff.

Formal signoff is not a single step, but a process that exposes holes (also known as coverage gaps), bugs, and other vulnerabilities in the FPV environment or verification process. To make the process scalable, manageable, and successful, it is broken into a series of steps. The steps gradually go from less stringent to most stringent set of analysis and metrics. Similarly, each step becomes more complex and requires more compute resources and time to complete. It is highly advised that each step is followed strictly and that holes identified in a previous step are addressed prior to moving to the next step.

Figure 2-1 Formal Signoff Stages



The best practices for each step and recommendation for resolving common pitfalls are presented in the subsequent sections of this document.

# 2.2 Prerequisites for Formal Signoff

The recommended prerequisites for FPV is to increase the success at each formal signoff stage. While one can proceed without meeting the prerequisites, resolving these issues later in the process is inefficient and more time and resource consuming.

- 1. The standalone FPV environment should be correct, and all development should be complete.
- 2. There should not be any failing assertions (CEXs), vacuous assertions, and uncoverable cover properties.
- 3. The assertions should be either proven, or the inconclusive or bounded assertion should have reached a sufficient depth.

# 2.3 Goals for Formal Signoff

Every project has its own set of goals and metrics to achieve formal signoff based on the resources and time availability, criticality of the blocks/projects in question, and ability to make fixes/ECOs.

The following are the ideal and strictest set of goals for formal signoff:

- 1. All covers/vacuity-checks are reachable/covered with exceptions justified
- 2. No CEXs exist. All assertions are proven or inconclusive/bounded
- 3. 100% COI coverage or relevant logic
- 100% formal core coverage
- 5. 0% FTA non-detected

# **Recommended Formal Signoff Setup Options**

VC Formal has many options and settings that can be leveraged based on the situation. This section provides the settings and recommendations for the most balanced setup across the complete formal signoff flow.

# **Using Line and Branch Coverage Metrics**

Use the line and branch coverage metrics. The other coverage metrics are compute-intensive, and should be used after careful consideration.

```
read_file ... -cov line+branch ...
```

# **Avoiding Constraint Minimization**

Use the following formal variable to help with performance:

```
set_fml_var fml_formal_core_reduced_constraints false
```

# **Typical Formal Variable Settings**

Enable the following formal variables:

```
# Include reset branches for coverage
set_fml_var fml_reset_property_check true
set_fml_var fml_track_loc_reset true

# Preserve source location of constant selects
set_fml_var fml_track_loc_const_select true

# Preserve source location of expression values
set_app_var keep_source_loc_expr true

# If branch coverage has been enabled
# Include branch coverage in analysis
set_fml_var fml_cov_enable_branch_cov true

# If toggle coverage is enabled
# Include toggle of primary inputs in coverage analysis
set_app_var fml_cov_tgl_input_port true
```

# **Configuring Formal Core Settings**

Use on-the-fly formal core computation for better performance.

To enable formal core collection during proof, use the following command before check\_fv:

```
check_config -formal_core both
```

# Disabling Assertion Coverage Metrics in Coverage Database

The assertion coverage metric in Verdi coverage is simulation centric which is not required for formal sign off:

```
set_app_var fml_disable_assert_shape_dump true
```

# Downgrading CFC\_NO\_FC\_SUB Error to Warning

There can be local assertions which can be proven without looking at the Formal Core. The Formal core computation in such cases amounts to zero which is acceptable.

The CFC\_NO\_FC\_SUB error message should be downgraded in such cases:

```
set_message_severity -names CFC_NO_FC_SUB warning
```

# **Injecting All Possible Faults**

Inject all possible faults using the following commands during fault instrumentation:

```
fta_init -fast_sanity -scope ...
read_file...-inject_fault all -cov line+branch...
OR
fta_init -fast_sanity -scope ... -top ...
set_app_var fml_multi_step_fta_flow true
analyze ...
```

elaborate -sva...-inject\_fault all -cov line+branch...

# **Over-constraint Analysis**

Over-constraint analysis is to ensure that there are no constraints in the design preventing legal areas of code from being exercised. The under-constraints may cause false failures which are undesirable, however, over-constraints are more dangerous because they can lead to false proofs. The uncoverable code should be carefully reviewed to ensure that there is no unintentional over-constraining happening.

This analysis can be performed before or after the check\_fv command. It needs the clock and reset definitions along with the Formal initial state setup to work correctly. It takes the assumes (SVA and fvassume) into consideration for its analysis.

Code coverage targets specified in the setup are analyzed by formal engines to determine the unreachability of the targets.

# 4.1 Performing Over-constraint Analysis

# **Reading Existing Waiver Files**

Read in the waiver files to exclude coverage targets from formal analysis:

```
read_waiver_file -elfiles ...
```

# **Running Over-constraint Analysis**

Run over-constraint analysis using the following command:

```
compute_over_constraint -par_task FPV -block
```

#### Saving Over-constraint Analysis Results

Save the over-constraint analysis results using the following command:

```
save_over_constraint_results
```

# **∡** Note

You can use the following commands to run over-constraint and bounded coverage together.

```
compute_bounded_cov -par_task FPV -max_proof_depth -1 -block
save_bounded_cov_results
```

For more details on these commands, see section *Over-constraint (OC) Analysis* in the *VC Formal User Guide*.

The following results are saved:

❖ Reachable targets are saved in the VDB database *FPV\_OA.vdb*.

- Unreachable targets are saved in the exclusion file as *FPV\_OA\_unr.el\_w\_constraint.el*
- Unreachable goals without constraints are saved in FPV\_OA\_unr.el\_wo\_constraint.el
- You can provide specific names for the VDB database and exclusion files.

# **Analyzing Results and Applying Waivers**

Apply waivers on any expected uncoverable cover items. The uncoverable items without constraints are dead code, they should be explained and waived after review. The uncoverable items with constraint will require further debug to find out which constraint(s) is causing the corresponding code to be uncoverable. Use the following command for the analysis:

```
compute_reduced_constraints -property {<cover_prop_name>} -block
```

# Reviewing Results in Verdi Coverage GUI

Use this command to open Verdi Coverage to view results:

```
view_coverage
```

You can also specify the VDB name and the el file(s) along with view\_coverage, if needed:

```
view_coverage -cov_input FPV_OA.vdb -elfiles { FPV_OA_unr.el_wo_constraint.el }
```

# Analyzing Coverage Data and Saving Waivers

Analyze the coverage data from Verdi coverage view. Waive uncoverable items that can be explained. Save all waived items to exclusion file in Verdi coverage as needed.

### Run Over-constraint Analysis in the GUI

You can use the GUI to perform over-constraint analysis.

1. Invoke the run by clicking on the COV icon.



2. Review coverage items with over-constraint in the annotated exclusion items.



Feedback

3. Debug by identifying which constraints are involved in over-constraining by running **Show** Reduced Constraints of the uncoverable target.



4. Analyze all the uncoverable items and waive them as shown in Analyzing Results and Applying Waivers, and save the waivers as shown in Reviewing Results in Verdi Coverage GUI. Once this is done you can read any additional exclusion files through the GUI as shown in the following figure:





Over-constraint Analysis

# **COI (Property Density) Analysis**

COI analysis extracts registers, primary inputs, primary outputs, and lines of code in the fanin cone of assertions.

# Support in VC Formal

- By default, only user-defined SVA are considered for COI analysis.
- User defined covers, Tcl asserts (fvasserts) and Tcl covers (fvcovers) can be enabled if needed. Asserts (SVA and Tcl) are the verification objects of focus from a signoff perspective, and therefore, it is recommended to focus on these for COI analysis.

# 5.1 Running COI Analysis

# Setting up Coverage Model

Perform the coverage setup instruction described in section Using Line and Branch Coverage Metrics for setting up the coverage model required for COI analysis.

# **Enabling COI Coverage**

The analysis result can be mapped to code coverage by enabling the following formal variable:

```
set_fml_var fml_enable_prop_density_cov_map true
```

# **Reading Existing Waiver Files**

See section Reading Existing Waiver Files to read the existing waiver files:

```
read_waiver_file -elfiles ...
```

# Getting a Report of the COI Analysis

This can be run before or after <code>check\_fv</code> command. By default, COI analysis is done ignoring snips and black box information. If you want to include these, you can use the <code>-abstracted</code> option with the <code>report\_assertion\_density</code> command.

```
report_assertion_density -include scriptProps -property [ get_prop -usage assert ]
```

# **Running COI in GUI**

Alternatively, in VCF GUI drop-down menu can be used to generate the same information.



# Saving COI Analysis Results to a VDB

Save the COI analysis results to VDB using the following command:

save\_property\_density\_results -db\_name <db\_name>

# Viewing the Results in Verdi Coverage

Perform the steps in section Reviewing Results in Verdi Coverage GUI.

# **Analyzing Coverage and Saving Waivers**

Analyze the coverage data from Verdi coverage view. Waive uncoverable items that can be explained. Save all waived items to exclusion file in Verdi Coverage as needed.

# **Formal Core Analysis**

Formal core is defined as a sub-set of COI that is used by a Formal engine to verify a given property. It is always less than or equal to the COI of the property. If there are multiple properties being verified, the formal core is the union of all the properties.

In formal core analysis, the engine traverses through the hierarchy and extracts registers, inputs, and constraints responsible for the proof of an assertion. We then map these RTL structures to the source code through their respective code coverage items (line, branch, toggle, and condition). These metrics can then be used to signoff the formal verification effort for your design.

# **Support in VC Formal**

- ❖ By default, only user-defined SVA and Tcl asserts (fvasserts) are considered for formal core analysis.
- User-defined and Tcl covers (fvcovers) can be enabled using the -subtype option if needed. Asserts are the verification objects of focus from a Signoff perspective and hence, it recommended to focus on these for formal core analysis.



Formal Core analysis is a good way of debugging Unreachable/Uncoverable covers, however it is not relevant for signoff computation

Formal Core does not currently have support for liveness assertions, functions, toggle coverage for outputs of blackboxes and RMA support.

# 6.1 Performing Formal Core Analysis

# Setting up the Coverage Model

See section "Using Line and Branch Coverage Metrics" for setting up the coverage model required for formal core analysis.

# **Reading Existing Waivers**

See section "Reading Existing Waiver Files" to read the existing waivers read\_waiver\_file -elfiles ...

#### **Completing FPV run**

Use the check\_fv command to complete the FPV run.

# **Computing Formal Core**

Once check\_fv has run, use the following command to compute formal core

compute\_formal\_core -ignoreStatus -property [ get\_props -usage assert -status {proven inconclusive} ] -block

# Mapping the Formal Core to Code Coverage

Use the following command to map the formal core to the code coverage:

```
compute_formal_core_coverage -property [ get_props -usage assert -status {proven
inconclusive} ] -par FPV -block
```

# **Launching Coverage Results**

Load the Verdi Coverage (screen shot in section Reviewing Coverage Results in Verdi Coverage View) to review coverage results.

```
view_coverage -auto_save -task FPV_COV_FCORE -mode FC -property [ get_props -usage
assert -status {proven inconclusive} ] -status -reload
```

# Analyzing Coverage Data and Saving Waiver

Use the steps in section Analyzing Coverage and Saving Waivers to open Verdi coverage.

# **Running Formal Core Analysis using GUI**

You can also use do the same process using VC Formal GUI as shown in the following figure:





# Note Note

Please make sure you enter the lowest depth amongst all inconclusive assertions in that session.

# **Reviewing Coverage Results**

The Formal Core tab will be launched as shown below which will have all the registers, inputs and constraints affecting the assertions in that session. By clicking on the button highlighted below, you can launch Verdi Coverage view.



# Reviewing Coverage Results in Verdi Coverage View

In the Verdi coverage view, you can analyze the code that was covered during the assertion(s) proof.



# **Applying and Saving Waivers**

Analyze cover items outside the Formal Core and uncoverable items need to be explained and waived. Save all waived items to exclusion file in Verdi Coverage as needed.

Synopsys, Inc. Feedback

# **Saving Formal Core Coverage Database**

Once all the results have been analyzed, save Formal Core results into a VDB along with the exclusions using the below command:

```
save_formal_core_results -db_name <db_name> -elfile_name <exclusion_file.el>
```

#### **Best Practices**

- Regardless of what orchestration was run for FPV, default is the best orchestration for Formal Core analysis. So, do not forget to switch the fml\_effort back to default.
- Some engines do not generate Formal Core on-the-fly, so it needs to be calculated explicitly for those engines. We recommend the following compute\_formal\_core commands after check\_fv to take care of this.

```
compute_formal_core -ignoreStatus -property [ get_props -usage assert -status {proven
inconclusive} ] -block
compute_formal_core_coverage -property [ get_props -usage assert -status {proven
inconclusive} ] -par FPV -block
```

#### **Performance Considerations**

- 1. Increase number of cores and memory. Use at least the same number of cores and memory as FPV
- 2. Limit the depth.

If formal core analysis is taking significant time, you can limit the depth of computation using the – depth option. This will be an approximation, but it will get us some metrics for signoff

```
\label{lem:compute_formal_core -ignoreStatus -property [ get_props -usage assert -status { proven inconclusive } ] -depth N -block
```

# Note Note

22

Start with a value of N = least inconclusive depth amongst assertions. If this is taking time, decrement the value of N by 1 (-depth N-1) each time to see if you are making progress. Finally settle on a value of N where you can get a good ROI for your efforts.

3. Divide and conquer

This is a good way of computing formal core for individual groups of assertions where the design is big. Merge individual VDBs using the following urg command to hopefully improve formal core computation performance.

```
urg -dir vcf_fcore_1.vdb -dir vcf_fcore_2.vdb -dbname vcf_fcore.vdb
```

4. When to stop

If you have tried all the above recommendations, monitor throughput of code cover items being processed. If the progress has stagnated, stop the formal core computation. This would be a logical closure point for your analysis.

# FTA (Formal Testbench Analyzer)

The quality of the Formal Testbench (set of properties for Formal Property Verification) is often difficult to measure. FTA inserts faults (or mutations) in the RTL and checks if the existing set of assertions can catch them. A fault that none of the assertions can catch indicates a potential verification hole.

One solution is to add more assertions or improve the quality of the existing Formal Testbench. Correlating FTA results with standard line and branch coverage metrics further refines the Formal Signoff coverage.

FTA is a computationally intensive step where conceptually FPV must be performed on each fault inserted (although there are many optimizations in practice). Therefore, it is important that efficient execution be considered through the process. Notable considerations are to debug/analyze results immediately as they become available. There is no need to wait for the entire FTA process to be complete before addressing the gaps and holes identified. Another consideration which is expanded on below, is different approaches to reduce the complexity by either reducing the faults inserted or applying divide-and-conquer approaches. Finally, since signoff is an important and final step of FPV, providing additional compute resources and increasing timeouts also improves the quality of results.

# Support in VC Formal

- By default, only user-defined SVA and Tcl asserts (fvasserts) are considered for FTA analysis.
- ❖ Liveness properties in the Formal Testbench are not currently supported for FTA fault analysis and are ignored. Only safety properties are considered.

# 7.1 Performing FTA Analysis

# **Setting up FTA**

See section Injecting All Possible Faults for FTA setup.

# **Running FPV Analysis**

If you have not already run it as shown in Completing FPV run.

Once the FPV run has finished, configure the target FPV properties and fault classes for analysis.

 $configure\_fta\_props - fault\_class \ \{TopOutputsConnectivity \ InternalConnectivity\} - status \ \{proven \ inconclusive\} - par\_task \ FPV$ 

Feedback

# Optimizing faults before running FTA

The following command executes Certitude fault collapsing step to minimize the number of faults to analyze:

fta\_optimize\_faults

# Setting effort level

Set the fml\_effort effort level to default for FTA run, as this effort level gives best overall results during fault computation:

```
set_fml_var fml_effort default
```

# Reading existing waiver files

Use the following to open Verdi coverage:

```
read_fta_waiver -elfiles ...
```

# **Running FTA Fault Analysis**

Run the FTA analysis using the following command:

```
set_fml_appmode FTA
compute_fta -par_task FPV -block
```

# **Clustering Faults**

The following steps helps to identify groups of key faults to debug and target together. Add assertions based on the fault cluster that you are trying to debug.

```
cluster_fta_faults
report_fta_fault_clusters
```

You can also do it in the GUI as shown below



# **Debugging Non-Detected Faults**

Use the following to leverage the SEQ application capabilities:

```
set_fml_var fml_fta_seq_debug true -global
debug_fta
export_fault -par_task SEQ -property ...
```

# **Saving Coverage Results**

Save the results into a VDB and exclusions into a file if coverage (line and branch) is enabled.

save\_fta\_cov\_results -name <db\_name> -elfiles <exclusion\_file.el>

# **Opening Verdi Coverage GUI**

view\_coverage -cov\_input <db\_name>



If you have specified a DB name in 7.2.10, pass it here. By default, the database is stored as *FPV\_FTA.vdb*. If you also have exclusion files, specify them using additional -elfiles option.

# **Analyzing Coverage Results**

Check cover items associated with the faults which are outside the COI/Formal Core and apply waivers as needed. All the uncoverable items are to be explained and waived.

# **Saving Waiver Files**

Save waiver items using the following command for reuse them with the read\_fta\_waiver command.

save\_waiver\_file -fta -file ...

# **Merging Coverage Results**

When coverage is enabled, multiple coverage databases can be merged with URG as described in section Saving Formal Core Coverage Database.

# FTA Fault Table and Viewing



Synopsys, Inc. Feedback

#### **Best Practices**

- Start reviewing FTA results as soon as non-detected faults are being reported. You do not have to wait for the run to complete before you begin analyzing the results.
- If there are inconclusive faults in the FTA run, identify the design block that includes many of them and add local assertions thus improving the Formal Testbench for that block. Run FTA once COI coverage is 100% and Formal Core coverage is greater than 90%. These Formal Signoff methods take less effort than FTA and will help in the overall quality and performance of the FTA run.
- By default, FTA works on the COI of assertions. It can be restricted to Formal Core which should help boost performance. When fault qualification on Formal Core is enabled, faults outside the Formal Core are not considered and are not marked as Formal Core.

```
set_fml_var fml_qual_fault_in_fcore true
```



Make sure you have fully computed Formal Core for target properties before running command compute\_fta. If you are not planning to run Formal Core, ignore the setting and VC Formal considers the COI for its FTA computations.

- Recommend using connectivity classes of faults for initial FTA runs as shown in Running FPV Analysis. Using all fault classes can create many faults and have an adverse impact on performance.
- Configure FTA to instrument faults in individual instances if needed using the following command set\_fml\_var fml\_fta\_inst\_qual true
- Configure FTA to do fault analysis on both proven and inconclusive assertions as shown in Running FPV Analysis. By default, only proven properties are considered. For inconclusive assertions, FTA currently analyses faults up to the lowest inconclusive depth of assertions in that session.
- Detected faults have priority over non-detected faults when it comes to coverage representation in the source browser. Please review non-detected faults in FTA source view window.
- Check assertion quality and add more assertions where faults are reported as inconclusive to increase detection rate.

#### **Performance Considerations**

1. Restrict scope of fault insertion using a divide-and-conquer approach by specifying the portion of the design for fault analysis.

```
fta_init -scope ...
```

2. FTA run times are generally longer than its corresponding FPV run. Increase number of cores and memory for individual jobs. Provide run time at least 2X of FPV time

```
set_grid_usage -type ...
set_fml_var fml_max_time ...
set_fml_var fml_max_mem ...
```



By default, FTA uses FPV parent task grid setup and settings.

3. FTA has its own high effort level fta\_high\_effort and time limit per fault fml\_max\_time\_per\_fault. Use these options for better convergence if you have more time and resources.

```
set_fml_var fml_fta_high_effort true
set_fml_var fml_max_time_per_fault 5M
compute_fta -par_task FPV -incr -block
```



Do not forget to pass the -incr option to subsequent compute\_fta runs to continue FTA from the previous computation.

4. If you have tried all the above recommendations, monitor convergence of fault properties being processed. If progress is tapering out, stop the proof.

# **Formal Signoff Dashboard**

Formal Signoff Dashboard is the next generation signoff solution from VC Formal where all the Signoff stages are integrated in an interactive GUI environment. The signoff dashboard focuses on coverage metrics, and helps interpret formal verification results in code coverage semantics making signoff on your formal verification effort easier.

# Support in VC Formal

The support available in the signoff flow described in the previous chapters applies to the signoff dashboard. See section *Supported in VC Formal* in previous chapters for details.

# 8.1 Using Formal Signoff Dashboard

# **Enabling Signoff Dashboard**

Set the following environment variables to enable formal signoff dashboard and the next generation signoff flow:

```
setenv SNPS_VCF_SIGNOFF_DASHBOARD_BETA 1 setenv VERDI ENABLE SYNC SOURCE WINDOW 1
```

### **Recommended Settings**

Use the following settings to setup the flow for signoff.

- Using Line and Branch Coverage Metrics
- Avoiding Constraint Minimization
- Configuring Formal Core Settings
- Downgrading CFC\_NO\_FC\_SUB Error to Warning

# Specifying the Scope for FTA Fault Instrumentation

Use the following command to specify the scope for FTA fault instrumentation:

```
fta_init -fast_sanity -scope ...
```

### Specifying the Coverage and Fault Models

Use the following command to specify both coverage and fault you want to run:

signoff\_config -type {line branch fault\_conn fault\_rtl}

# **Setting Up FPV for FTA**

Complete the read\_file, create\_clock and create\_reset commands, initialization steps and run FPV as mentioned in Completing FPV run.

# **Configuring FTA**

Once FPV has been run, perform the following steps to configure tool for FTA analysis:

- Running FPV Analysis
- ❖ Optimizing faults before running FTA
- Setting effort level

# Opening Formal Signoff Dashboard from FPV GUI

1. Click **Signoff Dashboard** from the tasklist as shown in the following figure:



Synopsys, Inc.

**□ ▼ ♣ ♣ 5**3



The signoff dashboard appears as shown in the following figure:

# Signoff Step in "Low" effort

Select effort Low (COI) as shown in the following figure, and click the play button to run COI analysis.



Once the COI analysis is done, the following dialog box appears.



Synopsys, Inc.

# **Reviewing COI Coverage**

Click **OK**, and COI analysis results appears as shown in the following figure:



# **GUI Interactive Control in Signoff Dashboard Flow**

All command, messages and detailed progress information is available on the original VCF GUI window and VCF Console.



# Signoff step in "Med" effort

After COI Analysis is run, run the effort level **Med (FC)**, followed by **High (FC+FTA)** as seen in the drop-down menu in Signoff Step in "Low" effort. You can calculate the various Signoff metrics, and refine them as needed.

#### **Handling Waivers**

Analyze all the cover items in red, apply and save waivers. All the uncoverable items need to be explained and waived.

# **Reviewing Signoff**

Review signoff metrics vis-à-vis goals mentioned in Goals for Formal Signoff, and signoff your design.

# **Best Practices**

- The effort levels in signoff dashboard have been ordered based on their place in the signoff flow and the time taken by them to be processed.
- Review best practices for Formal Core analysis in section Best Practices, and FTA analysis in section Best Practices. They are relevant to the Med and High effort settings respectively in Formal Signoff Dashboard.
- ❖ In the case you have reached 100% Formal Core and want to skip the **Med (FC)** step, use the following variable before the **High (FC+FTA)** step.

```
set_fml_var fml_signoff_high_effort_fta_only true
```

# **Performance Considerations**

Review performance considerations for Formal Core analysis in Performance Considerations, and FTA analysis in Performance Considerations. They are relevant to the Med and High effort settings respectively in the Formal Signoff Dashboard.

# **Resources and References**

#### **VC Formal Online Resources and Documentation**

The following resources are available to help you become proficient with VC Formal.

- ❖ VC Formal product page on Synopsys website.
- ❖ VC Formal product page on SolvNetPlus, which includes product documentation and video tutorials.



- ❖ VC Formal documentation is available along with the software installation: \$VC\_STATIC\_HOME/doc/vcst/VC\_Formal\_Docs
- VC Formal past webinars include a rich set of resources to learn about various VC Formal applications.

VC Formal Blog (Informal Chat to keep up with the latest in VC Formal

# Hands-on With VC Formal Through Examples

In addition to the resources listed above, VC Formal provides examples along with the software installation, *\$VC\_STATIC\_HOME/doc/vcst/examples.* 

For each VC Formal application, there is a separate directory with the example design files, the read me file, and the solutions. It takes 30 minutes to go through each application example to get hands-on experience with VC Formal.

```
$VC_STATIC_HOME/doc/vcst/examples/AEP
$VC_STATIC_HOME/doc/vcst/examples/AIP
$VC_STATIC_HOME/doc/vcst/examples/CC
$VC STATIC HOME/doc/vcst/examples/DPV
$VC_STATIC_HOME/doc/vcst/examples/FCA
$VC_STATIC_HOME/doc/vcst/examples/FPV
$VC_STATIC_HOME/doc/vcst/examples/FRV
$VC_STATIC_HOME/doc/vcst/examples/FSV
$VC_STATIC_HOME/doc/vcst/examples/FTA
$VC_STATIC_HOME/doc/vcst/examples/FuSa
$VC_STATIC_HOME/doc/vcst/examples/FXP
$VC_STATIC_HOME/doc/vcst/examples/SEQ
```

# Online and Offline VC Formal Trainings

Synopsys offers many online training options to help you become more proficient with VC Formal. Check the Synopsys Online Training & Education site regularly, or talk to your Synopsys representative if you are interested in particular trainings.

# Additional Support

If you run into some tool issues or have additional questions, file a case on SolvNetPlus.

You can also contact your Synopsys representation and application engineers for additional help.